### N26F300 VLSI SYSTEM DESIGN (GRADUATE LEVEL)

**FSM and Controller** 

#### **Outline**

- Moore & Mealy Revisited
- Examples of FSM
- Control external hardware
  - Controller for timer, ADC and memory access
  - WatchDog Timer
  - DMAC

[Material adapted from "FSM based Digital Design Using Verilog HDL"by Minns and Elliott]

### Finite State Machine (FSM)

A digital sequential block controlled by one or more inputs with predefined finite states. The machine can move from one state to another state.



### Synchronous FSM

- An FSM that can only change states only if a clock pulse occurs.
- States can be identified by using a number of flipflops inside the FSM block.

$$\#$$
 of states =  $2^{\text{Number of FFs}}$ 

$$\#$$
 of FFs =  $\log_2(\#$  of states)

### Moore and Mealy Machines

Moore model



Mealy model



NCKU EE LY Chiou

### Mealy vs. Moore models

- Moore is safer to use
  - Outputs change at clock edge
  - Not like Mealy, output follow input in asynchronous way

- Output = function of inputs and the present state
- Not like Moore, output depends only on the present state

- Complete in the same cycle
- Not like Moore, more logic may be needed to decode state into outputs

### Synchronous Mealy Model



 Synchronous Mealy machines avoid the potential glitches and change of outputs asynchronously

### **Moore Machines**





One of basic forms of many asynchronous counters

### State Transition Graph (STG)



VLSI System Design

NCKU EE LY Chiou

## EXM1: A Single-Pulse Generator Circuit with Memory (SPGM)

#### □ Problem:

- $\square$  When input s = 1,
  - produce a single output pulse at the output P
  - Set output L to 1
- $\square$  When input s = 0,
  - Clear output L to zero
- L: memory indicator



### STG for SPGM (SPGM-1)

State encoding

**AB** 0 0

**AB** 1 0

AB

0 1



$$P = A \cdot /B$$

$$L=A \cdot /B + /A \cdot B$$

# STG for SPGM complying with Unit Distance Pattern (SPGM-2)



## EXM2: A Single-Pulse Generator Circuit with Memory (SPGM-3)

#### □ Problem:

- $\square$  When input s = 1,
  - produce a single output pulse at the output P
  - Set output L to 1
- $\square$  When input s = 0,
  - Clear output L to zero
- □ When input r = 1,
  - Let P = clk
- $\square$  When input r = 0,
  - Resume its single pulse



# STG for SPGM complying with Unit Distance Pattern (SPGM-3MR)



### Moore to Mealy

Make the output P depend on the state1 as well as clk

That is to say a direct control path from the input to the output

# SPGM Using Mealy Model (SPGM-3ML)



### Waveform of Moore and Meanly



### Implementation of Wait

How to let a FSM to wait in a state for predefined period?

#### Timer Unit and FSM



State sequence to control the timing module



Prior to starting timer

Start the timer

Time-out state wait here until timer times out

## Controlling an Analog-to-Digital Conversion (AD



LY Chiou

VLSI System Design

### Generic Memory Device



## Timing Waveform of a Memory Device



### FSM for Mem Write

chip select line (CS) active





# How CPU interact with I/O devices (or IPs)?

- □ CPU-to-device communication
  - $\blacksquare$  Dedicate I/O other than memory  $\rightarrow$  Port-mapped I/O
    - Isolate from memory space
    - Require supports from a special class of CPU instructions
    - Dedicated bus
  - □ Share I/O bus with memory → Memory-mapped I/O
    - Share the same memory space
    - Require less support from ISA, regular memory instructions are sufficient
    - Less internal logic, therefore, cheaper, faster, easier to build

### Port-mapped I/O (Isolated I/O)

- A special class of CPU instructions designed specifically for performing I/O
  - Example: Intel 80x86 and IBM 370 computer systems
  - Limited support for addressing modes
    - Typically only for simple load-and-store operations between CPU registers and I/O ports
    - To add a constant to a port-mapped device registers
      - Read the port to a CPU register
      - Add the constant the CPU register
      - Write the results back to the port
  - Waning in popularity

### Memory-Mapped I/O (MMIO)

- □ Parts of address space are assigned to I/O devices
- □ The memory and registers of the I/O devices are associated with address values.
- When an address is accessed by the CPU, it may go to a physical RAM or instead refer to the I/O devices
- Use fewer instructions and run faster than port I/O
- Most common one

### A Sample System Memory Map

| Address range<br>Hex | Size  | Device                                       |
|----------------------|-------|----------------------------------------------|
| 0000-7FFF            | 32 KB | RAM                                          |
| 8000-80FF            | 256B  | General-Purpose I/O                          |
| 9000-90FF            | 256B  | Sound controller                             |
| A000-A7FF            | 32 KB | Video controller/text-<br>mapped display RAM |
| C000-FFFF            | 16 KB | ROM                                          |

### Clocked Watchdog Timer (WDT)

- Addressable device that can be written to on a regular basis
- Regularly reinitialize to a known count value
- If the μcontroller does not write to the WDT between counting-down period and WDT reach zero, the μcontroller will be reset.

### Block Diagram for a WDT



### State Diagram for the WDT



### One Hot Technique

- Assign a flip-flop for each state
- Disadvantage: wasteful if the number of states is large
- Advantage:
  - in theory avoid the generation of output glitches
  - require fewer logic levels
- Often use in FPGAs since its architecture consists of many cells that can be programmed to be FFs

### DMA Controller (DMAC)



- The DMAC can share the loading of the microprocessor
- Allow data to be move from one part of the memory system to another or to a peripheral device

### Possible Detailed Block Diagram



VLSI System Design

NCKU EE LY Chiou

### General Steps

- □ Start (st) DMA
- Accept source, destination, and words/byte to be transferred
- Interrupt the microprocessor to let it know it is to take over the memory/peripheral
- Microprocessor isolates itself from these devices and send the load signal to DMA

#### **Transactions**

- Select the source address and read its contents into a buffer
- Select the destination address and deposit the buffer content into this address
- 3. Decrement the byte counter and advance the source & destination counter
- 4. Repeat 1 to 3 until all data transactions are complete (i.e., byte counter  $\rightarrow$  0)

### Steps for FSM

- 1. Wait for the start signal st
- 2. Provide an interrupt to the  $\mu P$  to get it isolate itself from the memory
- 3. Wait for a load signal from the μP; when obtained, loading the source, destination, and byte count into the relevant counters
- Source memory needs to be selected and data read from the memory into data holding registers

### Steps for FSM

- 5. Source address needs to be isolated from the memory and the destination memory selected
- 6. Data in the holding register needs to be transferred into the output buffer B3 and store into the memory destination address

### Steps for FSM

- 7. Decrement byte counter and checked if all bytes of data have been transferred
- 8. If there are more bytes to transfer, repeat 1 to 7 again. This is to continue until all bytes are transferred

### Control DMAC from µP

- Previous DMAC starts with a signal, st. Useful in avoiding address decoding logic
- $\square$  A more appropriate way via the memory (or I/O) map of the  $\mu P$ .

 In the following example, assume the spare address for DMAC is 380h

### St from $\mu P$ for the FSM



### Whole Block Diagram

